RESULT REGISTER FOR M.E ELECTRONICS & TELECOMMUNICATION (MICROELECTRONICS) SEMESTER - II EXAMINATION HELD IN NOVEMBER 2015 Course: Revised Course - 201 Course: Revised Course - 2013 COLLEGE: GOA COLLEGE OF ENGINEERING | Seat No: 3201 | PR No: 20100 | )4714 Se | x: F | Name : | KANADE SHRADDHA SABAJI | |-------------------|-----------------------|--------------|------------------|-------------------|------------------------| | No Of Attempts: 2 | | | No Of<br>Credits | Grade<br>Obtained | d SGPA | | ASIC Design | & FPGA | | | STATISTICAL | | | | | Theory | 4 | BC + | | | | | IA | 2. | BB + | | | Digital Signal | Processors & Embe | dded Systems | | | | | | | Theory | 4 | CC + | | | | | IA | 2 | BC + | | | Design for Te | stability & E-Waste I | Management | | | 2 | | | | Theory | 4 | CC + | | | | | IA | 2 | CC + | | | Processor Are | chitecture & Parallel | Processing | | | | | | | Theory | 4 | BC P | | | | | IA | 2 | BC + | | | Memory Design | gn | | | | | | | | Theory | 4 | BC P | | | | | IA | 2 | BC + | | | Parallel Proce | essing Lab | | | | | | | | IA | 2 | BC + | | | | | Practical | 2 | AB + | | | FPGA & Emb | edded Systems Lab | | | | | | | | IA | 2 | AB + | | | | | Practical | 2 | AA + | | | | | Total: | 38 | | 6.16 P<br>PASSES | | Grade | Grade<br>Points | Performance | |-------|-----------------|--------------| | AO | 10 | Outstanding | | AA | 9 | Excellent | | AB | 8 | Very Good | | ВВ | 7 | Good | | ВС | 6 | Fair | | CC | 5 | Satisfactory | | FF | 0 | Fail | SS.J. Figueiredo Assistant Registrar-E(Proff.) Leo V. Macedo Controller Of Examinations Prof. Y. V. Reddy